Digitally controlled DC-DC converters are affected by quantization effects on A/D converters and digital pulse-width modulators (DPWMs) which may result in undesirable limit-cycle oscillations. Existing static and dynamic models predict the existence of only a small part of limit cycle oscillations, so that extensive time-domain simulations are usually needed in order to verify the presence of limit-cycle oscillations under different load and input voltage conditions. This paper proposes an alternative approach based on statistical models. Modelling the quantization error as a white noise, including the quantization effects on the controller and converter state variables, and evaluating the correlation between state variables, a statistical prediction of limit-cycle oscillations is obtained. By means of the proposed method, design criteria for the regulator parameters, in terms of achievable bandwidth, location of PID zeros and desired phase margin, can be derived. Simulation and experimental results confirm the validity of the proposed method.

Prediction of limit-cycles oscillations in digitally controlled DC-DC converters using statistical approach

Saggini S;Stefanutti W.;Trevisan D.;Mattavelli P.;
2005-01-01

Abstract

Digitally controlled DC-DC converters are affected by quantization effects on A/D converters and digital pulse-width modulators (DPWMs) which may result in undesirable limit-cycle oscillations. Existing static and dynamic models predict the existence of only a small part of limit cycle oscillations, so that extensive time-domain simulations are usually needed in order to verify the presence of limit-cycle oscillations under different load and input voltage conditions. This paper proposes an alternative approach based on statistical models. Modelling the quantization error as a white noise, including the quantization effects on the controller and converter state variables, and evaluating the correlation between state variables, a statistical prediction of limit-cycle oscillations is obtained. By means of the proposed method, design criteria for the regulator parameters, in terms of achievable bandwidth, location of PID zeros and desired phase margin, can be derived. Simulation and experimental results confirm the validity of the proposed method.
2005
0780392523
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11390/848626
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 18
  • ???jsp.display-item.citation.isi??? ND
social impact