In this work, the effect of digital CMOS technology down scaling on the performances of MOS Current Mode Logic frequency dividers is addressed. A fast and effective methodology to design the dividers is presented. The insight given by the methodology is then exploited to study the down scaling of MCML dividers by considering two CMOS technologies representative of the 130 nm and 90 nm technology nodes. The model provides quantitatively accurate predictions of the advantages of scaling on current consumption and maximum frequency of operation.
A Model to Understand Current Consumption, Maximum Operating Frequency And Scaling Trends Of MCML Frequency Dividers
NONIS, Roberto;PALUMBO, Enzo;PALESTRI, Pierpaolo;SELMI, Luca
2005-01-01
Abstract
In this work, the effect of digital CMOS technology down scaling on the performances of MOS Current Mode Logic frequency dividers is addressed. A fast and effective methodology to design the dividers is presented. The insight given by the methodology is then exploited to study the down scaling of MCML dividers by considering two CMOS technologies representative of the 130 nm and 90 nm technology nodes. The model provides quantitatively accurate predictions of the advantages of scaling on current consumption and maximum frequency of operation.File in questo prodotto:
File | Dimensione | Formato | |
---|---|---|---|
2005_10_AUSTROCHIP_Nonis_ModelUnderstandCurrent.pdf
non disponibili
Tipologia:
Documento in Post-print
Licenza:
Non pubblico
Dimensione
464.29 kB
Formato
Adobe PDF
|
464.29 kB | Adobe PDF | Visualizza/Apri Richiedi una copia |
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.